

# 1/4" HD CMOS Image Sensor GC1004 DataSheet V1.1

2014-04-15 **GalaxyCore Inc.** 



# Content

| 1. | Sen | sor Overview                          | 3   |
|----|-----|---------------------------------------|-----|
|    | 1.1 | General Description                   | 3   |
|    | 1.2 | Features                              | 3   |
|    | 1.3 | Application                           | 4   |
|    | 1.4 | Technical Specifications              | 4   |
| 2. | Blo | ck Diagram                            | 5   |
|    | 2.1 | Block Diagram                         | 5   |
|    | 2.2 | Pin Diagram                           | 6   |
|    | 2.3 | Signal Descriptions                   | 6   |
| 3. | Opt | cical Specifications                  | 8   |
|    | 3.1 | Sensor Array Center                   | 8   |
|    | 3.2 | Pixel Array                           | 8   |
|    | 3.3 | Lens Chief Ray Angle (CRA)            | 9   |
|    | 3.4 | Color Filter Spectral Characteristics | .10 |
| 4. | Two | o-wire Serial Bus Communication       | 11  |
|    |     | Protocol                              |     |
|    | 4.2 | Serial Bus Timing                     | .12 |
| 5. | App | olications                            | 13  |
|    | 5.1 | DVP Timing                            | 13  |
|    | 5.2 | MIPI                                  |     |
|    |     | 5.2.1 Clock lane low-power            |     |
|    |     | 5.2.2 Data Burst                      | .15 |
|    | 5.3 | Power On/Off Sequence                 | 16  |
|    |     | 5.3.1 Power On Sequence               | 16  |
| N  |     | 5.3.2 Power Off Sequence              | 16  |
| P  | 5.4 | DC Parameters                         | 17  |
| 6. |     | kage Specification                    |     |
| 7  | Rec | ister l ist                           | 19  |



#### 1. Sensor Overview

#### 1.1 General Description

The GC1004 features 1280V x 720H resolution with 1/4-inch optical format, and 4-transistor pixel structure for low light image quality and low noise variations.

The full scale integration of high-performance and low-power functions makes the GC1004 best fit the design, and reduce implementation process. The superior image quality in both low light and high dynamic range scene makes it the perfect choice for a wide range of applications, including surveillance, automobile and HD video.

It provides RAW10 and RAW8 data formats with MIPI interface. It has a commonly used two-wire serial interface for host to control the operation of the whole sensor.

#### 1.2 Features

- ◆ Standard optical format of 1/4 inch
- Output formats: Raw Bayer 10bit/8bit
- ◆ Power supply requirement: AVDD: 3.0~3.6V

DVDD: 1.7~1.9V

IOVDD: 1.7~3.6V

- ◆ PLL support
- Full size @ 50fps
- Windowing support
- MIPI interface support
- ♦ Horizontal/Vertical mirror
- ◆ Image processing module
- High sensitivity for low-light operation

GC1004DataSheet 3/31



◆ Package: CSP

#### 1.3 Application

- ◆ Cellular Phone Cameras
- ◆ Notebook and desktop PC cameras
- ◆ PDAs
- ◆ Toys
- Digital still cameras and camcorders
- ◆ Video telephony and conferencing equipments
- Security systems
- Industrial and environmental systems
- ◆ Automobile video recorder

# 1.4 Technical Specifications

| Parameter                         | Typical value     |
|-----------------------------------|-------------------|
| Optical Format                    | 1/4 inch          |
| Pixel Size                        | 3.4um x 3.4um     |
| Active pixel array                | 1296 x 742        |
| ADC resolution                    | 10 bit ADC        |
| Max Frame rate                    | Full size@50fps   |
| Power Supply                      | AVDD: 3.0~3.6V    |
|                                   | DVDD: 1.7~1.9V    |
|                                   | IOVDD: 1.7~3.6V   |
| Power Consumption                 | 180mW(Active)     |
| 11 0 1                            | <100uA(Standby)   |
| SNR                               | 41db              |
| Dark Current                      | 15mV/s @ 60°C     |
| Sensitivity                       | 11000 e/(lux • s) |
| Operating temperature:            | -30~70℃           |
| Stable Image temperature          | 0~50℃             |
| Optimal lens chief ray angle(CRA) | 25° (non-linear)  |
| Package type                      | CSP               |

GC1004DataSheet 4/31



#### 2. Block Diagram

#### 2.1 Block Diagram



GC1004 has an active image array of 1296x742 pixels. The active pixels are read out progressively through column/row driver circuits. In order to reduce fixed pattern noise, CDS circuits are adopted. The analog signal is transferred to digital signal by 10 bit A/D converter. The digital signals are processed in the ISP Block. Users can easily control these functions via two-wire serial interface bus.

GC1004DataSheet 5/31



# 2.2 Pin Diagram



Top View

# 2.3 Signal Descriptions

| Pin       | Name  | Pin Type  | Description                                |  |  |  |  |  |
|-----------|-------|-----------|--------------------------------------------|--|--|--|--|--|
| <b>A1</b> | AVDD  | Power     | Analog power: 3.0~3.6V, please connect     |  |  |  |  |  |
|           |       |           | 0.1μF or 1μF capacity to ground.           |  |  |  |  |  |
| A2        | AGND  | Ground    | AGND                                       |  |  |  |  |  |
| А3        | NC    | 1         | NC                                         |  |  |  |  |  |
| A4        | AVDD  | Power     | Analog power: 3.0~3.6V, please connect     |  |  |  |  |  |
|           |       |           | 0.1μF or 1μF capacity to ground.           |  |  |  |  |  |
| <b>A5</b> | AGND  | Ground    | AGND                                       |  |  |  |  |  |
| A6        | INCLK | Input     | Input clock                                |  |  |  |  |  |
| B1        | VREFN | Reference | Reference voltage, please connect 0.1µF or |  |  |  |  |  |
|           | ANIL  |           | 1μF capacity to ground.                    |  |  |  |  |  |
| B2        | PWDN  | Input     | Sensor power down control:                 |  |  |  |  |  |
|           |       |           | 0: normal work                             |  |  |  |  |  |
|           |       |           | 1: standby                                 |  |  |  |  |  |
| В3        | SBDA  | I/O       | Two-wire serial bus, data                  |  |  |  |  |  |
| B4        | SBCL  | Input     | Two-wire serial bus, clock                 |  |  |  |  |  |
| B5        | VSYNC | Output    | VSYNC output                               |  |  |  |  |  |
| БЭ        | МСР   | Output    | MIPI clock (+)                             |  |  |  |  |  |
| В6        | HSYNC | Output    | HSYNC output                               |  |  |  |  |  |
| БО        | MCN   | Output    | MIPI clock (-)                             |  |  |  |  |  |

GC1004DataSheet 6/31



|           |        | <u> </u>  |                                            |  |  |  |  |
|-----------|--------|-----------|--------------------------------------------|--|--|--|--|
| C1        | VREFH  | Reference | Reference voltage, please connect 0.1µF or |  |  |  |  |
|           |        |           | 1μF capacity to ground.                    |  |  |  |  |
| C2        | D<6>   | Output    | Raw RGB data output bit[6]                 |  |  |  |  |
| <b>C3</b> | RESETB | Input     | Chip reset control:                        |  |  |  |  |
|           |        |           | 0: chip reset                              |  |  |  |  |
|           |        |           | 1: normal work                             |  |  |  |  |
| C6        | D<5>   | Output    | Raw RGB data output bit[5]                 |  |  |  |  |
| Co        | MDN<0> | Output    | MIPI data<0> (-)                           |  |  |  |  |
| D1        | D<8>   | Output    | Raw RGB data output bit[8]                 |  |  |  |  |
| D2        | D<2>   | Output    | Raw RGB data output bit[2]                 |  |  |  |  |
| D3        | PCLK   | Output    | Pixel clock output                         |  |  |  |  |
| D4        | D<0>   | Output    | Raw RGB data output bit[0]                 |  |  |  |  |
| D5 D<3>   |        | Output    | Raw RGB data output bit[3]                 |  |  |  |  |
| Do        | MDP<0> | Output    | MIPI data<0> (+)                           |  |  |  |  |
| D6        | D<7>   | Output    | Raw RGB data output bit[7]                 |  |  |  |  |
| DO        | MDN<1> | Output    | MIPI data<1> (-)                           |  |  |  |  |
| E1        | IOVDD  | Power     | Power supply for I/O circuits: 1.7~3.6V,   |  |  |  |  |
|           |        |           | please connect 0.1µF or 1µF capacity to    |  |  |  |  |
|           |        |           | ground.                                    |  |  |  |  |
| <b>E2</b> | D<4>   | Output    | Raw RGB data output bit[4]                 |  |  |  |  |
| <b>E3</b> | DGND   | Ground    | DGND                                       |  |  |  |  |
| <b>E4</b> | D<1>   | Output    | Raw RGB data output bit[1]                 |  |  |  |  |
| E5        | Power  |           | Power for digital core: 1.7~1.9V, please   |  |  |  |  |
|           | DVDD   |           | connect 0.1µF or 1µF capacity to ground.   |  |  |  |  |
| F.C.      | D<9>   | Output    | Raw RGB data output bit[9]                 |  |  |  |  |
| <b>E6</b> | MDP<1> | Output    | MIPI data<1> (+)                           |  |  |  |  |

- ♦ 10-bit output (RAW): D<9>~D<0>.
- ♦ 8-bit output (RAW): D<9>~D<2>.

GC1004DataSheet 7/31



# 3. Optical Specifications

# **3.1 Sensor Array Center**



#### 3.2 Pixel Array



GC1004DataSheet 8 / 31



Pixel array is covered by Bayer pattern color filters. The primary color BG/GR array is arranged in line-alternating way.

If no flip in column, column is read out from 0 to 1295. If flip in column, column is read out from 1295 to 0.

If no flip in row, row is read out from 0 to 741. If flip in row, row is read out from 741 to 0.

# 3.3 Lens Chief Ray Angle (CRA)



| Field(%) | Image Height(mm) | CRA(degrees) |
|----------|------------------|--------------|
| 0        | 0.000            | 0.0          |
| 5        | 0.125            | 2.4          |
| 10       | 0.250            | 4.7          |
| 15       | 0.374            | 7.0          |
| 20       | 0.499            | 9.3          |
| 25       | 0.624            | 11.6         |
| 30       | 0.749            | 13.8         |
| 35       | 0.874            | 16.0         |
| 40       | 0.999            | 18.0         |
| 45       | 1.123            | 19.9         |

GC1004DataSheet 9 / 31



| 50  | 1.248 | 21.6 |
|-----|-------|------|
| 55  | 1.373 | 22.0 |
| 60  | 1.498 | 24.0 |
| 65  | 1.623 | 24.7 |
| 70  | 1.748 | 25.0 |
| 75  | 1.872 | 25.0 |
| 80  | 1.997 | 25.0 |
| 85  | 2.122 | 24.9 |
| 90  | 2.247 | 24.9 |
| 95  | 2.372 | 24.9 |
| 100 | 2.497 | 25.0 |

# 3.4 Color Filter Spectral Characteristics

The optical spectrum of color filters is shown below



GC1004DataSheet 10 / 31



#### 4. Two-wire Serial Bus Communication

GC1004 Device Address:

serial bus write address = 0x78, serial bus read address = 0x79

#### 4.1 Protocol

The host must perform the role of a communications master and GC1004 acts as either a slave receiver or transmitter. The master must do

- ◆ Generate the **Start(S)/Stop(P)** condition
- Provide the serial clock on SBCL.



#### **Single Register Writing:**

| •  | 9.0 .                                      | .05 | iscei triiciiigi  |     |    |     |   |   |      |    |   |    |  |
|----|--------------------------------------------|-----|-------------------|-----|----|-----|---|---|------|----|---|----|--|
| S  | 78H                                        | Α   | Register Address  | Α   | Da | ta  | Α | Р |      |    |   |    |  |
| In | crem                                       | ent | al Register Writi | ng: | •  |     |   |   |      |    |   |    |  |
| S  | 78H A Register Address A Data(1) A Data(N) |     |                   |     |    |     | A | Р |      |    |   |    |  |
| Si | Single Register Reading:                   |     |                   |     |    |     |   |   |      |    |   |    |  |
| S  | 79H                                        | Α   | Register Address  | Α   | S  | 79ŀ | 1 | Α | Data | NA | P | 11 |  |
| No | Notes:                                     |     |                   |     |    |     |   |   |      |    |   |    |  |
|    | From master to slave From slave to master  |     |                   |     |    |     |   |   |      |    |   |    |  |

S: Start condition

P: Stop condition

A: Asknowledge hit

A: Acknowledge bit NA: No acknowledge

Register Address: Sensor register address

Data: Sensor register value

GC1004DataSheet 11 / 31



#### 4.2 Serial Bus Timing



GC1004DataSheet 12 / 31



#### 5. Applications

#### **5.1 DVP Timing**

Suppose Vsync is low active and Hsync is high active, and output format is RAW Bayer 10bit/8bit, then the timing of Vsync and Hsync is bellowing (take capture mode for example, preview mode is the same):



Ft =VB+ Vt +16(darkrow\_line)(unit is row\_time)

VB +16 = Bt + St + Et, Vblank/Dummy line, setting by register P0:0x07 and P0:0x08.

Ft -> Frame time, one frame time.

Bt -> Blank time, Vsync no active time.

St -> Start time, setting by register P0:0x13.

Et  $\rightarrow$  End time, setting by register P0:0x14.

Vt -> valid line time.Vt = win\_height, win\_height is setting by register P0:0x0d and P0:0x0e.

When exp\_time  $\leq$  win\_height+VB+16, Bt = VB+16 - St - Et. Frame rate is controlled by window\_height + VB+16.

When exp\_time > win\_height + VB, Bt = exp\_time - win\_height - St - Et. Frame rate is controlled by exp\_time.

#### The following is row\_time calculate:

 $row_{time} = (Hb + Sh_{delay} + win_{width} / 2 + 4) / HPCLK.$ 

Hb -> HBlank or dummy pixel, Setting by register P0:0x05 and P0:0x06.

Sh\_delay -> Setting by register P0:0x11, P0:0x12.

win\_width -> Setting by register P0:0x0f and P0:0x10, win\_width = final\_output\_width + 16. So for HD, we should set win\_width as 1296.

GC1004DataSheet 13 / 31



HPCLK -> half PCLK.

#### **5.2 MIPI**

#### 5.2.1 Clock lane low-power



#### Notice:

◆ Clock must be reliable during high speed transmission and mode-switching.

◆ Clock can go to LP only if data lanes are in LP (and nothing relies on it).

 In Low-Power data lanes are conceptually asynchronous (independent of the high speed clock).

T<sub>CLK PRE</sub>: setting by Register P3: 0x24

T<sub>CLK HS PRE</sub>: setting by Register P3: 0x22

T<sub>CLK POST</sub>: setting by Register P3: 0x25

T<sub>CLK</sub> zero: setting by Register P3: 0x23

T<sub>CLK\_TRAIL</sub>: setting by Register P3: 0x26

GC1004DataSheet 14 / 31



#### 5.2.2 Data Burst



#### Notice:

- Clock keeps running and samples data lanes (except for lanes in LPS).
- Unambiguous leader and trailer sequences required to distill real bits.
- Trailer is removed inside PHY (a few bytes).
- Time-out to ignore line values during line state transition.

T<sub>LPX</sub>: setting by Register P3:0x21

ALAXYCORE CONFIDENTIAL

15 / 31 GC1004DataSheet



# 5.3 Power On/Off Sequence

#### **5.3.1 Power On Sequence**



| Parameter | Description                           | Min. | Max. | Unit |
|-----------|---------------------------------------|------|------|------|
| t0        | IOVDD rising time                     | 100  |      | us   |
| t1        | From IOVDD to DVDD                    | 50   |      | us   |
| t2        | From DVDD to AVDD                     | 50   |      | us   |
| t3        | From AVDD to MCLK applied             | >0   |      | us   |
| t4        | From MCLK applied to Sensor enable    | >0   |      | us   |
| t5        | From PWDN pull low to RESET pull high | >0   |      | us   |

### **5.3.2 Power Off Sequence**



| Parameter | Description                     | Min. | Max. | Unit |
|-----------|---------------------------------|------|------|------|
| t0        | From DVDD to IOVDD falling time | >0   |      | us   |

GC1004DataSheet 16 / 31



| t1 | From AVDD to DVDD falling time              | >0 | us |
|----|---------------------------------------------|----|----|
| t2 | AVDD falling time                           | >0 | us |
| t3 | From MCLK disable to sensor AVDD power down | >0 | us |
| t4 | From sensor disable sensor RESET pull low   | >0 | us |
| t5 | From sensor RESET pull low to MCLK disable  | >0 | us |

- ♦ Recommended power on/off sequence is above.
- ♦ If you have special requirements in application, please contact with us to confirm.

#### 5.4 DC Parameters

|                                   |                    |                                              |          | Su                 | pply  |      |      |       |              |       |        |     |
|-----------------------------------|--------------------|----------------------------------------------|----------|--------------------|-------|------|------|-------|--------------|-------|--------|-----|
| Symbo                             | ı                  | Pa                                           |          | rameter            | Mir   | n T  |      | ур    | Max          |       | Unit   |     |
| V <sub>AVDD</sub>                 |                    | Pov                                          | ver sup  | ply                | 3.0   | )    | 3    | 3.3   | 3            | 3.6   | V      |     |
| V <sub>DVDD</sub>                 |                    | Sup                                          | ply volt | tage(digital core) | 1.7   | ,    | 1    | 8     | 1            | 9     | V      |     |
| V <sub>IOVDD</sub>                |                    | Sup                                          | ply volt | tage(digital I/O)  | 1.7   | ,    |      | -     | 3            | 3.6   | V      |     |
|                                   | S                  | ym                                           | bol      | Parameter          |       | M    | in   | Тур   | )            | Max   | Uni    | t   |
|                                   | I <sub>AVI</sub>   | DD                                           |          |                    |       |      | -    | 26    |              | 32    | mA     |     |
| DVP                               | I <sub>DV</sub>    | DD18                                         |          | Active(operating   | ng)   |      | -    | 15    |              | 16    | mA     |     |
| 541                               | T                  |                                              | 1.8V     | current            |       |      | -    | 8     |              | 10    | mA     |     |
|                                   | I <sub>IOVDD</sub> |                                              | 3.3V     |                    |       | -    |      | 19    |              | 24    | mA     |     |
|                                   | I <sub>DD</sub>    | S_PW                                         | D        | Standby Current    |       | -    |      | 30    |              | 100   | uA     |     |
|                                   | S                  | Sym                                          | bol      | Parameter          |       |      | in   | Тур   | V            | Max   | Uni    | t   |
|                                   | I <sub>AVI</sub>   | AVDD                                         |          |                    |       | M    | M    | 26    |              | 32    | mA     | l . |
| MIPI                              | I <sub>DV</sub>    | I <sub>DVDD18</sub>                          |          | Active(operating)  |       | 71.  |      | 30    |              | 31    | mA     | ١   |
| 1.171                             | Tras               | $\mathbf{I}_{\mathbf{IOVDD}} = 1.8 \text{V}$ |          | current            |       | -    |      | 0.1   |              | 0.1   | mA     | l . |
|                                   | -IOVDD             |                                              | 3.3V     |                    |       | -    |      | 0.2   |              | 0.2   | mA     | ١   |
|                                   |                    | I <sub>DDS_PWD</sub>                         |          | Standby Current    |       |      | -    | 30    | $\perp$      | 100   | uA     |     |
|                                   | npu                |                                              |          | conditions: AVDI   | )=3.3 | V, [ | DVDI | D=1.8 | <b>V</b> , ] | IOVDE | )=3.3V | /)  |
| V <sub>IH</sub>                   | 1                  |                                              | out volt | 2                  | 2.4   |      |      |       |              | V     |        |     |
| V <sub>IL</sub> Input voltage LOW |                    |                                              |          |                    |       |      |      |       |              | 0.6   | V      | /   |
| Digital C                         | )utp               |                                              |          | :3.3V, standard    |       |      | 25PF | , IO\ | /DD:         | =3.3V |        |     |
| V <sub>OH</sub>                   |                    |                                              | •        | ltage HIGH         | 3     | 3.0  |      |       |              |       | V      |     |
| V <sub>OL</sub> Output vo         |                    |                                              | tput vo  | ltage LOW          |       |      |      |       |              | 0.2   | V      | /   |

GC1004DataSheet 17 / 31



# 6. Package Specification



|                                                                      |        | Nominal  | Min.       | Max.     |
|----------------------------------------------------------------------|--------|----------|------------|----------|
| Parameter                                                            | Symbol |          | μ <b>m</b> |          |
| Package Body Dimension X                                             | Α      | 5620     | 5595       | 5645     |
| Package Body Dimension Y                                             | В      | 3740     | 3715       | 3765     |
| Package Height                                                       | С      | 735      | 680        | 790      |
| Ball Height                                                          | C1     | 175      | 145        | 205      |
| Package Body Thickness                                               | C2     | 560      | 525        | 595      |
| Glass Thickness                                                      | C3     | 400      | 390        | 410      |
| Cavity Height (glass to pixel distance)                              | C4     | 30       | 26         | 34       |
| Cavity Wall + Epoxy Thickness (glass to the wafer bonding top point) | C5     | 32.5     | 27.5       | 37.5     |
| Ball Diameter                                                        | D      | 350      | 320        | 380      |
| Total Pin Count                                                      | N      | 28       |            |          |
| Pins Count X axis                                                    | N1     | 6        |            |          |
| Pins Count Y axis                                                    | N2     | 5        |            |          |
| Pins Pitch X axis                                                    | J1     | 800      |            |          |
| Pins Pitch Y axis                                                    | J2     | 750      |            |          |
| Edge to Pin Center Distance along X                                  | S1     | 1083.645 | 1083.615   | 1083.675 |
| Edge to Pin Center Distance along Y                                  | S2     | 360      | 359.97     | 360.03   |

GC1004DataSheet 18 / 31



# 7. Register List

#### **System Register**

| _       | Register                  |       |         |     |                                 |
|---------|---------------------------|-------|---------|-----|---------------------------------|
| Address | Name                      | Width | Default | R/W | Description                     |
|         |                           |       | Value   |     |                                 |
| 0xf0    | Sensor_ID_h               | 8     | 0x10    | RO  | Sensor_ID                       |
| 0.41    | igh                       | 0     | 0×04    | PO  | Called ID                       |
| 0xf1    | Sensor_ID_I               | 8     | 0x04    | KU  | Sensor_ID                       |
| 0xf2    | <b>ow</b><br>pad_vb_hiz_m | 5     | 0x00    | RW  | [7:5] NA                        |
| UXIZ    | ode                       | 17    | UXUU    | KVV | [7.5] NA<br>[4] pad_vb_hiz_mode |
|         | data_pad_io               |       |         |     | [3] data_pad_io                 |
|         | sync_pad_io               | 9.    |         |     | [2:0] sync_pad_io               |
| 1 0     | Syric_pau_io              |       |         |     | 0: input                        |
|         | 11.                       |       |         |     | 1: output                       |
| 0xf3    | I2C_open_en               | 1     | 0x00    | RW  | ·                               |
| UXIS    | IZC_open_en               | 1     | UXUU    | KVV |                                 |
| 0xf6    | Lin down                  | 6     | 0x00    | RW  | [0] I2C_open_en<br>[7:6] NA     |
| UXIO    | Up_down                   | 0     | UXUU    | KVV |                                 |
|         | Pwd_dn                    |       |         |     | [5:4] up_dn                     |
|         |                           |       |         |     | 00: not pull                    |
|         |                           |       |         |     | 01: pull down 10: pull up       |
|         |                           |       |         |     | , ,                             |
|         |                           |       |         |     | 11: illegal                     |
|         |                           |       |         |     | [3:1] NA                        |
|         |                           |       |         |     | [0] PWD dn                      |
|         |                           |       |         |     | 0: pull down                    |
| 0 (7    |                           |       | 0.40    | DVA | 1: not pull                     |
| 0xf7    | PLL_mode1                 | 8     | 0x10    | RW  | [7]dvp mode                     |
|         |                           |       |         |     | [6:4]serial clk div             |
|         |                           |       |         |     | [3]clk_double                   |
|         | . 10                      |       |         |     | [2] 3/2 div                     |
|         | 1V1                       | 1/0   |         |     | [1] div2en                      |
| 0.50    |                           |       |         |     | [0] pll_en                      |
| 0xf8    | PLL_mode2                 | 8     | 0x00    | RW  | [7] div2 enable                 |
| BL      |                           |       |         |     | [6] div2_frame                  |
|         |                           | _     |         |     | [5:0] divx4                     |
| 0xf9    | Cm_mode                   | 8     | 0x00    | RW  | [7] regf clk enable             |
|         |                           |       |         |     | [6] use internal clk            |
|         |                           |       |         |     | [5:4] NA                        |
|         |                           |       |         |     | [3] isp all clock enable        |
|         |                           |       |         |     | [2] bypass auto switch clk      |
|         |                           |       |         |     | [1] re_lock_pll                 |



|      |                             |     |      |         | [0] not_use_pll                             |
|------|-----------------------------|-----|------|---------|---------------------------------------------|
| 0xfa | clk_div_mode                | 8   | 0x00 | RW      | [7:4] +1 represent the frequency division   |
|      |                             |     |      |         | number                                      |
|      |                             |     |      |         | [3:0] represent the high level in one pulse |
|      |                             |     |      |         | after frequency division                    |
|      |                             |     |      |         | MCLK by Div duty                            |
|      |                             |     |      |         | 0x11 2 1:1                                  |
|      |                             |     |      |         | 0x21 3 1:2                                  |
|      |                             |     |      |         | 0x22 3 2:1                                  |
|      |                             |     |      | igcup ( | 0x31 4 1:3                                  |
|      |                             | 112 |      |         | 0x32 4 2:2                                  |
|      |                             |     |      |         | 0x33 4 3:1                                  |
| 1    | $\Lambda \Lambda \Lambda U$ |     |      |         |                                             |
| 0xfb | i2c_device_id               | 8   | 0x6c | RW      | [7:1] I2C device ID, can write once         |
|      |                             |     |      |         | [0] NA                                      |
| 0xfc | analog_pwc                  | 8   | 0x01 | RW      | [7:6] post_eq_width                         |
|      |                             |     |      |         | [5:4] vpll_r                                |
|      |                             |     |      |         | [3] vpll_en                                 |
|      |                             |     |      |         | [2] vpix_en                                 |
|      |                             |     |      |         | [1] NA                                      |
|      |                             |     |      |         | [0] apwd                                    |
| 0xfd | clk_div2_mode               | 8   | 0x11 | RW      | [7:4] divide_by                             |
|      |                             |     |      |         | [3:0] clock duty                            |
| 0xfe | Reset related               | 8   | 0x00 | RW      | [7] soft_reset                              |
|      |                             |     |      |         | [6] cm_reset                                |
|      |                             |     |      |         | [5] mipi_reset                              |
|      |                             |     |      |         | [4] CISCTL_restart_n                        |
|      |                             |     |      |         | [3] spi_reset                               |
|      |                             |     |      |         | [2:0] page_select                           |

# Analog & CISCTL

| Address | Name          | Width | Default | R/W | Description                              |
|---------|---------------|-------|---------|-----|------------------------------------------|
|         |               |       | Value   |     |                                          |
| P0:0x03 | Exposure[12:8 | 5     | 0x00    | RW  | [7:5] NA                                 |
|         | Ì             |       |         |     | [4:0] exposure[12:8], use line           |
| Ayr.    |               |       |         |     | processing time as the unit.             |
| P0:0x04 | Exposure[7:0] | 8     | 0x10    | RW  | Exposure[7:0]                            |
| P0:0x05 | HB[11:8]      | 4     | 0x00    | RW  | H Blanking                               |
| P0:0x06 | HB[7:0]       | 8     | 0xa4    | RW  |                                          |
| P0:0x07 | VB[12:8]      | 5     | 0x00    | RW  | Vertical blanking, if current exposure < |
| P0:0x08 | VB[7:0]       | 8     | 0x10    | RW  | ( Vb + window Height) , frame rate will  |

GC1004DataSheet 20 / 31



| Frame rate will be determined by exposure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         | T               | 1 |      | 1  | I                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------|---|------|----|-------------------------------------|
| P0:0x09   Row_start[9:8]   2   0x00   RW   Row Start     P0:0x0a   Row_start[7:0]   8   0x00   RW     P0:0x0b   Col_start[10:8]   3   0x00   RW     P0:0x0c   Col_start[7:1]   8   0x00   RW     P0:0x0d   win_height[9:8]   2   0x02   RW     P0:0x0d   win_height[9:8]   2   0x02   RW     P0:0x0e   win_height[7:0]   8   0xe0   RW     P0:0x0f   win_width[10: 3   0x02   RW     P0:0x10   win_width[7:0]   8   0x88   RW     P0:0x11   Sh_delay[9:8]   2   0x00   RW     P0:0x12   Sh_delay[9:8]   2   0x00   RW     P0:0x13   Vs_st   8   0x11   RW     P0:0x14   Vs_et   8   0x01   RW     P0:0x15   Reserved   8   0x01   RW     Reserved   8   0x02   RW     Reserved   8   0x03   RW     Reserved   8   0x04   RW     Reserved   8   0x05   RW     Reserved   8   0x06   RW     Reserved   8   0x07   RW     Reserved   8   0x08   RW     Reserved   8   0x09   RW     Reserved   8   0x09   RW     Reserved   8   0x00   RW     Reserved   8   0x08   RW     Reserved   8   0x09   RW     Reserv |         |                 |   |      |    | be ( Vb + window Height); otherwise |
| P0:0x09                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |                 |   |      |    | frame rate will be determined by    |
| P0:0x0a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |                 |   |      |    |                                     |
| P0:0x0b   Col_start[10:8]   3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P0:0x09 | Row_start[9:8]  | 2 | 0x00 | RW | Row Start                           |
| P0:0x0c   Co_start[7:1]   8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | P0:0x0a | Row_start[7:0]  | 8 | 0x00 | RW |                                     |
| P0:0x0d   win_height[9:8   2   0x02   RW   [7:2] NA   [1:0] Window height[9:8]     P0:0x0e   win_height[7:0   8   0xe0   RW   Window height[7:0]     P0:0x0f   win_width[10: 3   0x02   RW   [7:3] NA   [2:0] Window width[10:8]     P0:0x10   win_width[7:0   8   0x88   RW   window width[7:0]     P0:0x11   Sh_delay[9:8]   2   0x00   RW   Sh_delay[9:8]     P0:0x12   Sh_delay[7:0]   8   0x18   RW   Sh_delay[7:0]     P0:0x13   Vs_st   8   0x11   RW   Vs_st     P0:0x14   Vs_et   8   0x01   RW   Vs_et     P0:0x15   Reserved   8   0x00   RW   Reserved     P0:0x16   Reserved   8   0x00   RW   [7:2] Reserved     P0:0x17   Mirror & Flip   8   0x00   RW   Reserved     P0:0x18   Reserved   8   0x05   RW   Reserved     P0:0x1a   Reserved   8   0x18   RW   Reserved     P0:0x1b   Reserved   8   0x18   RW   Reserved     P0:0x1c   Reserved   8   0x10   RW   Reserved     P0:0x1d   Reserved   8   0x10   RW   Reserved     P0:0x1d   Reserved   8   0x10   RW   Reserved     P0:0x1d   Reserved   8   0x20   RW   Reserved     P0:0x1d   Reserved   8   0x00   RW   Reserved     P0:0x1d   Reserved   8   0x00   RW   Reserved     P0:0x1d   Reserved   8   0x00   RW   Reserved     P0:0x1e   Reserved   8   0x00   RW   Reserved     P0:0x2e   Reserved   8   0x0e    | P0:0x0b | Col_start[10:8] | 3 | 0x00 | RW | Col start                           |
| P0:0x0e   win_height[7:0   8   0xe0   RW   Window height[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P0:0x0c | Col_start[7:1]  | 8 | 0x00 | RW |                                     |
| P0:0x0e                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P0:0x0d | win_height[9:8  | 2 | 0x02 | RW | [7:2] NA                            |
| P0:0x0f   win_width[10: 3   0x02   RW   [7:3] NA   [2:0] Window width[10:8]     P0:0x10   win_width[7:0   8   0x88   RW   window width[7:0]     P0:0x11   Sh_delay[9:8]   2   0x00   RW   Sh_delay[9:8]     P0:0x12   Sh_delay[7:0]   8   0x18   RW   Sh_delay[7:0]     P0:0x13   Vs_st   8   0x11   RW   Vs_st     P0:0x14   Vs_et   8   0x01   RW   Vs_et     P0:0x15   Reserved   8   0x00   RW   Reserved     P0:0x16   Reserved   8   0x01   RW   Reserved     P0:0x17   Mirror & Flip   8   0x00   RW   Reserved     P0:0x18   Reserved   8   0x0a   RW   Reserved     P0:0x19   Reserved   8   0x0a   RW   Reserved     P0:0x1a   Reserved   8   0x18   RW   Reserved     P0:0x1b   Reserved   8   0x18   RW   Reserved     P0:0x1c   Reserved   8   0x44   RW   Reserved     P0:0x1d   Reserved   8   0x40   RW   Reserved     P0:0x1d   Reserved   8   0x20   RW   Reserved     P0:0x1d   Reserved   8   0x00   RW   Reserved     P0:0x1d   Reserved   8   0x00   RW   Reserved     P0:0x1d   Reserved   8   0x00   RW   Reserved     P0:0x1e   Reserved   8   0x00   RW   Reserved     P0:0x1e   Reserved   8   0x00   RW   Reserved     P0:0x20   Reserved   8   0x00   RW   Reserved     P0:0x21   Reserved   8   0x40   RW   Reserved     P0:0x22   Reserved   8   0x01   RW   Reserved     P0:0x23   Reserved   8   0x05   RW   Reserved     P0:0x24   ANALOG_PAD_   8   0x55   RW   [7:6]   data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         | ]               |   |      |    | [1:0] Window height[9:8]            |
| P0:0x10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P0:0x0e | win_height[7:0  | 8 | 0xe0 | RW | Window height[7:0]                  |
| P0:0x10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |                 |   |      |    |                                     |
| P0:0x10         win_width[7:0]         8         0x88         RW         window width[7:0]           P0:0x11         Sh_delay[9:8]         2         0x00         RW Sh_delay[9:8]           P0:0x12         Sh_delay[7:0]         8         0x18         RW Sh_delay[7:0]           P0:0x13         Vs_st         8         0x11         RW Vs_st           P0:0x14         Vs_et         8         0x01         RW Vs_et           P0:0x15         Reserved         8         0x01         RW Vs_et           P0:0x16         Reserved         8         0x01         RW Reserved           P0:0x17         Mirror & Flip         8         0x00         RW Reserved           P0:0x18         Reserved         8         0x05         RW Reserved           P0:0x19         Reserved         8         0x18         RW Reserved           P0:0x1a         Reserved         8         0x44         RW Reserved           P0:0x1b         Reserved         8         0x10         RW Reserved           P0:0x1c         Reserved         8         0x20         RW Reserved           P0:0x1d         Reserved         8         0x90         RW Reserved           P0:0x21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | P0:0x0f | win_width[10:   | 3 | 0x02 | RW | [7:3] NA                            |
| P0:0x11   Sh_delay[9:8]   2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         | 8]              |   |      |    | [2:0] Window width[10:8]            |
| P0:0x12         Sh_delay[7:0]         8         0x18         RW Sh_delay[7:0]           P0:0x13         Vs_st         8         0x11         RW Vs_st           P0:0x14         Vs_et         8         0x01         RW Vs_et           P0:0x15         Reserved         8         0x00         RW Reserved           P0:0x16         Reserved         8         0x01         RW Reserved           P0:0x17         Mirror & Flip         8         0X00         RW [7:2] Reserved           P0:0x18         Reserved         8         0x03         RW Reserved           P0:0x19         Reserved         8         0x05         RW Reserved           P0:0x11         Reserved         8         0x18         RW Reserved           P0:0x1b         Reserved         8         0x44         RW Reserved           P0:0x1c         Reserved         8         0x20         RW Reserved           P0:0x1d         Reserved         8         0x20         RW Reserved           P0:0x1e         Reserved         8         0x90         RW Reserved           P0:0x1e         Reserved         8         0x08         RW Reserved           P0:0x21         Reserved         8 </td <td>P0:0x10</td> <td>win_width[7:0</td> <td>8</td> <td>0x88</td> <td>RW</td> <td>window width[7:0]</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | P0:0x10 | win_width[7:0   | 8 | 0x88 | RW | window width[7:0]                   |
| P0:0x12         Sh_delay[7:0]         8         0x18         RW Sh_delay[7:0]           P0:0x13         Vs_st         8         0x11         RW Vs_st           P0:0x14         Vs_et         8         0x01         RW Vs_et           P0:0x15         Reserved         8         0x00         RW Reserved           P0:0x16         Reserved         8         0x01         RW Reserved           P0:0x17         Mirror & Flip         8         0X00         RW [7:2] Reserved           P0:0x18         Reserved         8         0x03         RW Reserved           P0:0x19         Reserved         8         0x05         RW Reserved           P0:0x11         Reserved         8         0x18         RW Reserved           P0:0x1b         Reserved         8         0x44         RW Reserved           P0:0x1c         Reserved         8         0x20         RW Reserved           P0:0x1d         Reserved         8         0x20         RW Reserved           P0:0x1e         Reserved         8         0x90         RW Reserved           P0:0x1e         Reserved         8         0x08         RW Reserved           P0:0x21         Reserved         8 </td <td></td> <td>]</td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         | ]               |   |      |    |                                     |
| P0:0x13         Vs_st         8         0x11         RW Vs_st           P0:0x14         Vs_et         8         0x01         RW Vs_et           P0:0x15         Reserved         8         0x00         RW Reserved           P0:0x16         Reserved         8         0x01         RW Reserved           P0:0x17         Mirror & Flip         8         0x00         RW [7:2] Reserved           P0:0x18         Reserved         8         0x0a         RW Reserved           P0:0x19         Reserved         8         0x05         RW Reserved           P0:0x19         Reserved         8         0x18         RW Reserved           P0:0x1a         Reserved         8         0x44         RW Reserved           P0:0x1b         Reserved         8         0x44         RW Reserved           P0:0x1c         Reserved         8         0x20         RW Reserved           P0:0x1d         Reserved         8         0x90         RW Reserved           P0:0x1e         Reserved         8         0x08         RW Reserved           P0:0x1f         Reserved         8         0x00         RW Reserved           P0:0x21         Reserved         8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P0:0x11 | Sh_delay[9:8]   | 2 | 0x00 | RW | Sh_delay[9:8]                       |
| P0:0x14         Vs_et         8         0x01         RW         Vs_et           P0:0x15         Reserved         8         0x00         RW         Reserved           P0:0x16         Reserved         8         0x01         RW         Reserved           P0:0x17         Mirror & Flip         8         0x00         RW         [7:2] Reserved           P0:0x18         Reserved         8         0x0a         RW         Reserved           P0:0x19         Reserved         8         0x05         RW         Reserved           P0:0x19         Reserved         8         0x05         RW         Reserved           P0:0x1a         Reserved         8         0x18         RW         Reserved           P0:0x1c         Reserved         8         0x10         RW         Reserved           P0:0x1d         Reserved         8         0x20         RW         Reserved           P0:0x1e         Reserved         8         0x90         RW         Reserved           P0:0x1e         Reserved         8         0x08         RW         Reserved           P0:0x21         Reserved         8         0x00         RW         Reserved <td>P0:0x12</td> <td>Sh_delay[7:0]</td> <td>8</td> <td>0x18</td> <td>RW</td> <td>Sh_delay[7:0]</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | P0:0x12 | Sh_delay[7:0]   | 8 | 0x18 | RW | Sh_delay[7:0]                       |
| P0:0x15         Reserved         8         0x00         RW         Reserved           P0:0x16         Reserved         8         0xc1         RW         Reserved           P0:0x17         Mirror & Flip         8         0x00         RW         [7:2] Reserved           P0:0x18         Reserved         8         0x0a         RW         Reserved           P0:0x19         Reserved         8         0x05         RW         Reserved           P0:0x1a         Reserved         8         0x18         RW         Reserved           P0:0x1b         Reserved         8         0x44         RW         Reserved           P0:0x1c         Reserved         8         0x20         RW         Reserved           P0:0x1d         Reserved         8         0x20         RW         Reserved           P0:0x1e         Reserved         8         0x90         RW         Reserved           P0:0x1e         Reserved         8         0x08         RW         Reserved           P0:0x1e         Reserved         8         0x08         RW         Reserved           P0:0x21         Reserved         8         0x00         RW         Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P0:0x13 | Vs_st           | 8 | 0x11 | RW | Vs_st                               |
| P0:0x16         Reserved         8         0xc1         RW         Reserved           P0:0x17         Mirror & Flip         8         0x00         RW         [7:2] Reserved           P0:0x18         Reserved         8         0x0a         RW         Reserved           P0:0x19         Reserved         8         0x05         RW         Reserved           P0:0x1a         Reserved         8         0x18         RW         Reserved           P0:0x1b         Reserved         8         0x44         RW         Reserved           P0:0x1c         Reserved         8         0x20         RW         Reserved           P0:0x1d         Reserved         8         0x20         RW         Reserved           P0:0x1e         Reserved         8         0x90         RW         Reserved           P0:0x1e         Reserved         8         0x08         RW         Reserved           P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x20         Reserved         8         0x40         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P0:0x14 | Vs_et           | 8 | 0x01 | RW | Vs_et                               |
| P0:0x17         Mirror & Flip         8         0x00         RW         [7:2] Reserved           P0:0x18         Reserved         8         0x0a         RW         Reserved           P0:0x19         Reserved         8         0x05         RW         Reserved           P0:0x1a         Reserved         8         0x18         RW         Reserved           P0:0x1b         Reserved         8         0x44         RW         Reserved           P0:0x1c         Reserved         8         0x20         RW         Reserved           P0:0x1d         Reserved         8         0x90         RW         Reserved           P0:0x1e         Reserved         8         0x08         RW         Reserved           P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0x40         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P0:0x15 | Reserved        | 8 | 0x00 | RW | Reserved                            |
| [1] Flip [0] mirror  P0:0x18 Reserved 8 0x0a RW Reserved  P0:0x19 Reserved 8 0x05 RW Reserved  P0:0x1a Reserved 8 0x18 RW Reserved  P0:0x1b Reserved 8 0x44 RW Reserved  P0:0x1c Reserved 8 0x10 RW Reserved  P0:0x1d Reserved 8 0x20 RW Reserved  P0:0x1d Reserved 8 0x20 RW Reserved  P0:0x1e Reserved 8 0x90 RW Reserved  P0:0x1e Reserved 8 0x08 RW Reserved  P0:0x1f Reserved 8 0x08 RW Reserved  P0:0x20 Reserved 8 0x40 RW Reserved  P0:0x21 Reserved 8 0x40 RW Reserved  P0:0x22 Reserved 8 0x40 RW Reserved  P0:0x23 Reserved 8 0x01 RW Reserved  P0:0x24 ANALOG_PAD_ 8 0x55 RW [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | P0:0x16 | Reserved        | 8 | 0xc1 | RW | Reserved                            |
| P0:0x18   Reserved   8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | P0:0x17 | Mirror & Flip   | 8 | 0X00 | RW | [7:2] Reserved                      |
| P0:0x18         Reserved         8         0x0a         RW         Reserved           P0:0x19         Reserved         8         0x05         RW         Reserved           P0:0x1a         Reserved         8         0x18         RW         Reserved           P0:0x1b         Reserved         8         0x44         RW         Reserved           P0:0x1c         Reserved         8         0x20         RW         Reserved           P0:0x1d         Reserved         8         0x90         RW         Reserved           P0:0x1e         Reserved         8         0x08         RW         Reserved           P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0x52         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |                 |   |      |    | [1] Flip                            |
| P0:0x19         Reserved         8         0x05         RW         Reserved           P0:0x1a         Reserved         8         0x18         RW         Reserved           P0:0x1b         Reserved         8         0x44         RW         Reserved           P0:0x1c         Reserved         8         0x20         RW         Reserved           P0:0x1d         Reserved         8         0x90         RW         Reserved           P0:0x1e         Reserved         8         0x90         RW         Reserved           P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x20         Reserved         8         0x40         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |                 |   |      |    | [0] mirror                          |
| P0:0x1a         Reserved         8         0x18         RW         Reserved           P0:0x1b         Reserved         8         0x44         RW         Reserved           P0:0x1c         Reserved         8         0x10         RW         Reserved           P0:0x1d         Reserved         8         0x20         RW         Reserved           P0:0x1e         Reserved         8         0x90         RW         Reserved           P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x20         Reserved         8         0x00         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P0:0x18 | Reserved        | 8 | 0x0a | RW | Reserved                            |
| P0:0x1b         Reserved         8         0x44         RW         Reserved           P0:0x1c         Reserved         8         0x10         RW         Reserved           P0:0x1d         Reserved         8         0x20         RW         Reserved           P0:0x1e         Reserved         8         0x90         RW         Reserved           P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x20         Reserved         8         0x40         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P0:0x19 | Reserved        | 8 | 0x05 | RW | Reserved                            |
| P0:0x1c         Reserved         8         0x10         RW         Reserved           P0:0x1d         Reserved         8         0x20         RW         Reserved           P0:0x1e         Reserved         8         0x90         RW         Reserved           P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x20         Reserved         8         0x40         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | P0:0x1a | Reserved        | 8 | 0x18 | RW | Reserved                            |
| P0:0x1d         Reserved         8         0x20         RW         Reserved           P0:0x1e         Reserved         8         0x90         RW         Reserved           P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x20         Reserved         8         0x00         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | P0:0x1b | Reserved        | 8 | 0x44 | RW | Reserved                            |
| P0:0x1e         Reserved         8         0x90         RW         Reserved           P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x20         Reserved         8         0x00         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | P0:0x1c | Reserved        | 8 | 0x10 | RW | Reserved                            |
| P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x20         Reserved         8         0x00         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | P0:0x1d | Reserved        | 8 | 0x20 | RW | Reserved                            |
| P0:0x1f         Reserved         8         0x08         RW         Reserved           P0:0x20         Reserved         8         0x00         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |                 |   | 41   |    |                                     |
| P0:0x20         Reserved         8         0x00         RW         Reserved           P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |                 |   |      |    |                                     |
| P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | P0:0x1f | Reserved        | 8 | 80x0 | RW | Reserved                            |
| P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         | NV,             |   |      |    |                                     |
| P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         | 1               |   |      |    |                                     |
| P0:0x21         Reserved         8         0x40         RW         Reserved           P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | P0:0x20 | Reserved        | 8 | 0x00 | RW | Reserved                            |
| P0:0x22         Reserved         8         0xb2         RW         Reserved           P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         | +               |   |      |    |                                     |
| P0:0x23         Reserved         8         0x01         RW         Reserved           P0:0x24         ANALOG_PAD_         8         0x55         RW         [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |                 |   |      |    |                                     |
| P0:0x24 ANALOG_PAD_ 8 0x55 RW [7:6] data_low_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |                 |   |      |    |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |                 |   |      |    |                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         | drv             |   | 000  |    | [5:4] sync_drv                      |

GC1004DataSheet **21** / **31** 



|         |          |   |      |    | [3:2] data_high_drv |
|---------|----------|---|------|----|---------------------|
|         |          |   |      |    | [1:0] pclk_drv      |
| P0:0x25 | Reserved | 8 | 0x00 | RW | Reserved            |
| P0:0x27 | Reserved | 8 | 0x08 | RW | Reserved            |
| P0:0x2a | Reserved | 4 | 0x01 | RW | Reserved            |
| P0:0x2b | Reserved | 8 | 0x00 | RW | Reserved            |
| P0:0x2c | Reserved | 8 | 0x58 | RW | Reserved            |
| P0:0x2d | Reserved | 8 | 0x12 | RW | Reserved            |
| P0:0x2e | Reserved | 8 | 0x43 | RW | Reserved            |
| P0:0x2f | Reserved | 8 | 0x11 | RW | Reserved            |
| P0:0x30 | Reserved | 5 | 0x00 | RW | Reserved            |
| P0:0x31 | Reserved | 5 | 0x01 | RW | Reserved            |
| P0:0x32 | Reserved | 5 | 0x02 | RW | Reserved            |
| P0:0x33 | Reserved | 5 | 0x03 | RW | Reserved            |
| P0:0x34 | Reserved | 5 | 0x04 | RW | Reserved            |
| P0:0x35 | Reserved | 5 | 0x05 | RW | Reserved            |
| P0:0x36 | Reserved | 5 | 0x06 | RW | Reserved            |
| P0:0x37 | Reserved | 5 | 0x7  | RW | Reserved            |
| P0:0x38 | Reserved | 5 | 0x0f | RW | Reserved            |
| P0:0x39 | Reserved | 5 | 0x17 | RW | Reserved            |
| P0:0x3a | Reserved | 5 | 0x1f | RW | Reserved            |

#### CSI/PHY1.0

| Address | Name           | Width | Default | R/W | Description               |
|---------|----------------|-------|---------|-----|---------------------------|
|         |                |       | Value   |     |                           |
| P3:0x01 | DPHY_analog_   | 8     | 0x00    | RW  | [6] CTD_lane1             |
|         | mode1          |       |         | 0   | [5] CTD_lane0             |
|         |                |       |         |     | [4] CTD_clk               |
|         |                |       |         |     | [2] PHY_lane1_en          |
|         | 10             |       |         |     | [1] PHY_lane0_en          |
|         | 1111           | AU    |         |     | [0] PHY_clk_en            |
| P3:0x02 | DPHY_analog_   | 8     | 0x00    | RW  | [6:4] lane0_diff          |
|         | mode2          |       |         |     | [2:0] clk_diff            |
| P3:0x03 | DPHY_analog_   | 8     | 0x00    | RW  | [7] LP low voltage enable |
|         | mode3          |       |         |     | [6] lane1_delay           |
|         |                |       |         |     | [5] lane0_delay           |
|         |                |       |         |     | [4] clk_delay             |
|         |                |       |         |     | [3] NA                    |
|         |                |       |         |     | [2:0] lane1_diff          |
| P3:0x04 | FIFO_prog_full | 8     | 0x01    | RW  | FIFO_prog_full_level[7:0] |

GC1004DataSheet 22 / 31



|         | _level[7:0]    |   |      |    |                                          |
|---------|----------------|---|------|----|------------------------------------------|
| P3:0x05 | FIFO_prog_full | 4 | 0x00 | RW | [7:4] NA                                 |
|         | _level[11:8]   |   |      |    | [3:0] FIFO_prog_full_level[11:8]         |
| P3:0x06 | FIFO_mode      | 8 | 0x04 | RW | [7] MIPI_clk_Module                      |
|         |                |   |      |    | [6] manual CSI2_up_mode                  |
|         |                |   |      |    | [5] no flop mode                         |
|         |                |   |      |    | [4] fifo_rst_mode                        |
|         |                |   |      |    | [3] FIFO write read gate mode            |
|         |                |   |      |    | [2] odd lwc                              |
|         |                |   |      |    | [1] NA                                   |
|         |                |   |      |    | [0] mipi_write_gate mode                 |
| P3:0x10 | buf_CSI2_mod   | 8 | 0x00 | RW | [7] lane_ena                             |
|         | e              | 9 |      |    | [6] NA                                   |
| 1 1     |                |   |      |    | [5] ULP_mode                             |
|         |                |   |      |    | [4] MIPI_ena                             |
| VI.     |                |   |      |    | [3] bit10_swicth                         |
|         |                |   |      |    | [2] RAW8                                 |
|         |                |   |      |    | [1] line_sync_mode                       |
|         |                |   |      |    | [0] double_lane                          |
| P3:0x11 | LDI_set        | 8 | 0x2b | RW | RAW10                                    |
| P3:0x12 | LWC_set[7:0]   | 8 | 0x40 | RW | 1280x5/4 RAW10                           |
| P3:0x13 | LWC_set[15:8]  | 8 | 0x06 | RW | 1280x5/4 RAW10                           |
| P3:0x14 | SYNC_set       | 8 | 0xb8 | RW | SYNC_set                                 |
| P3:0x15 | DPHY_mode      | 8 | 0x00 | RW | [7] DATA gate mode                       |
|         |                |   |      |    | [6] quiet or lien rise                   |
|         |                |   |      |    | [5] delay cnt                            |
|         |                |   |      |    | [4] 1 adv trigger 0 prog                 |
|         |                |   |      |    | [3] lane0_switch_msb                     |
|         |                |   |      |    | [2] clk_switch_msb                       |
|         |                |   |      |    | [1:0] clklane_mode                       |
|         |                |   | 27   |    | 1X: frames keep                          |
|         | -310           |   | 11   |    | 01: clock lane sync with data lane       |
| 1       |                | 3 |      |    | 00: every frame stop clk lane mode       |
| P3:0x16 | LP_set         | 8 | 0x09 | RW | [7:6] hi-z                               |
|         |                |   |      |    | [3:2] 1                                  |
| AM      |                |   |      |    | [1:0] 0                                  |
| P3:0x20 | T_init_set     | 8 | 0x80 | RW | Timing of initial setting, more than 100 |
|         |                |   |      |    | us                                       |
| P3:0x21 | T_LPX_set      | 8 | 0x10 | RW | Timing of LP setting, more than 50ns     |
| P3:0x22 | T_CLK_HS_PR    | 8 | 0x05 | RW | Timing of COCLK HS PREPARE setting,      |
|         | EPARE_set      |   |      |    | 38ns ~95ns LP00                          |
| P3:0x23 | T_CLK_zero_s   | 8 | 0x30 | RW | Timing of COCLK HS zero setting, more    |

GC1004DataSheet 23 / 31



|           | et             |   |      |     | than 300ns                               |
|-----------|----------------|---|------|-----|------------------------------------------|
| P3:0x24   | T_CLK_PRE_se   | 8 | 0x02 | RW  | Timing of COCLK HS PRE of Data setting,  |
| I STOKE I | t              | J | ONOL |     | more than 8UI                            |
| P3:0x25   | T_CLK_POST_    | 8 | 0x10 | RW  | Timing of COCLK HS Post of Data setting, |
| 310,23    | set            | J | OXIO |     | 60ns +52UI                               |
| P3:0x26   | T_CLK_TRAIL_   | 8 | 0x08 | RW  | Timing of COCLK tail setting, 60ns       |
|           | set            |   |      |     |                                          |
| P3:0x27   | T_HS_exit_set  | 8 | 0x10 | RW  | Timing of HS exit setting, more than     |
|           |                |   |      |     | 100ns                                    |
| P3:0x28   | T_wakeup_set   | 8 | 0xa0 | RW  | Timing of wakeup setting, 1ms            |
| P3:0x29   | T_HS_PREPAR    | 8 | 0x06 | RW  | Timing of data HS PREPARE setting,       |
|           | E_set          |   |      |     | 45+4UI~85+5UI                            |
| P3:0x2a   | T_HS_Zero_se   | 8 | 0x0a | RW  | Timing of data HS zero setting, 140ns    |
|           | t              |   |      |     |                                          |
| P3:0x2b   | T_HS_TRAIL_s   | 8 | 0x08 | RW  | Timing of data HS trail setting, 60ns    |
|           | et             |   |      |     |                                          |
| P3:0x30   | MIPI_test      | 2 | 0x00 | RW  | [7:2] NA                                 |
|           |                |   |      |     | [1:0] MIPI_test                          |
| P3:0x31   | MIPI_test_dat  | 8 | 0x96 | RW  | MIPI_test_data0                          |
|           | a0             |   |      |     |                                          |
| P3:0x32   | MIPI_test_dat  | 8 | 0x3a | RW  | MIPI_test_data1                          |
|           | a1             |   |      |     |                                          |
| P3:0x33   | MIPI_test_dat  | 8 | 0x87 | RW  | MIPI_test_data2                          |
|           | a2             |   |      |     |                                          |
| P3:0x34   | MIPI_test_dat  | 8 | 0xb5 | RW  | MIPI_test_data3                          |
|           | a3             |   |      |     |                                          |
| P3:0x35   | hsync_in_start | 8 | 0x08 | RW  | hsync_in_start_4_5_cnt_num[7:0]          |
|           | _4_5_cnt_num   |   |      |     |                                          |
|           | [7:0]          |   |      | - 1 |                                          |
| P3:0x36   | hsync_in_start | 2 | 0x00 | RW  | [7:2] NA                                 |
|           | _4_5_cnt_num   |   | KL   |     | [1:0] hsync_in_start_4_5_cnt_num[9:8]    |
| 22.0.55   | [9:8]          | W |      |     | less .                                   |
| P3:0x3f   | fifo_error log | 2 |      | RO  | fifo_error log                           |

## **ISP Related**

| Address | Name           | Width | Default | R/W | Description           |
|---------|----------------|-------|---------|-----|-----------------------|
|         |                |       | Value   |     |                       |
| P0:0x7b | pad_test_valid | 8     | 0x00    | RW  | pad_test_valid[11:8], |
|         | [11:8]         |       |         |     | pad_test_data[11:8]   |
|         | pad_test_data[ |       |         |     |                       |

GC1004DataSheet 24 / 31



|         | 11:8]                   |    |      |    |                                                    |
|---------|-------------------------|----|------|----|----------------------------------------------------|
| P0:0x7c | pad_test_valid<br>[7:0] | 8  | 0x00 | RW | pad_test_valid[7:0]                                |
| P0:0x7d | pad_test_data[<br>7:0]  | 8  | 0x00 | RW | pad_test_data[7:0]                                 |
| P0:0x87 | debug_mode4             | 8  | 0x00 | RW | [7] clear frame_start_num =0<br>[6] AEC_delay_mode |
|         |                         |    |      |    | [5:4] fix_odd_even<br>[3] OUT for SOC mode         |
|         |                         | 10 |      | V  | [2] protect_exp_mode<br>[1:0] CISCTL_exp2_ratio    |
| P0:0x88 | start_num               | 8  | 0x53 | RW | [7:4] BLK start cnt th [3:0] start cnt th          |
| P0:0x89 | bypass_mode             | 8  | 0x03 | RW | [7] output 8bit                                    |
|         |                         |    |      |    | [6] output 8bit round                              |
|         |                         |    |      |    | [5] dndd bypass                                    |
|         |                         |    |      |    | [4] pregain bypass                                 |
|         |                         |    |      |    | [3] is_8bit_bypass                                 |
|         |                         |    |      |    | [2] output_dark_sun                                |
|         |                         |    |      |    | [1:0] bypass which 8bits from 11bit, in            |
|         |                         |    |      |    | is_8bit_bypass mode                                |
| P0:0x8a | clock_gating_e          | 8  | 0xbf | RW | [7] ISP_quiet_mode, in SH time, clock              |
|         | n                       |    |      |    | ISP's AAA clock                                    |
|         |                         |    |      |    | [6] close AAA clk                                  |
|         |                         |    |      |    | [5:4] pipe gate_first                              |
|         |                         |    |      |    | [3:2] pipe gate_second                             |
|         |                         |    |      |    | [1] AAA hsync gate                                 |
|         |                         |    |      |    | [0] DIV_gatedclk_en                                |
| P0:0x8b | debug_mode1             | 8  | 0xa2 | RW | [7] dd_en                                          |
|         |                         |    |      |    | [6] dd_auto_gating_mode                            |
|         |                         |    | 27   |    | [5] switch not smooth 2 frame                      |
|         | -310                    |    |      |    | [4] test image in output                           |
| ,       | IVV                     | 70 |      |    | [3] not_split_sram                                 |
|         | DVI                     |    |      |    | [2] OUT_gate_mode                                  |
|         |                         |    |      |    | [1:0] BFF_gate_mode                                |
| P0:0x8c | debug_mode2             | 8  | 0x07 | RW | [7] data_delay_half_2pclk                          |
| N       |                         |    |      |    | [6] hsync_delay_half_2pclk                         |
|         |                         |    |      |    | [5] test_image when in VGA or UXGA                 |
|         |                         |    |      |    | [4] input_test_image                               |
|         |                         |    |      |    | [3] cur_exp change = total gain switch             |
|         |                         |    |      |    | [2] pclk_out_polarity                              |
|         |                         |    |      |    | [1] hsync_polarity                                 |

GC1004DataSheet 25 / 31



|         |                |   |      |     | [0] vsync_polarity                 |
|---------|----------------|---|------|-----|------------------------------------|
| P0:0x8d | debug_mode3    | 8 | 0x03 | RW  | [7:4] test image fix value         |
|         |                |   |      |     | [3] test image fix value mode      |
|         |                |   |      |     | [2] dark_sun_det_gate_mode         |
|         |                |   |      |     | [1] AAA_hpclk_save_mode            |
|         |                |   |      |     | [0] update_gain_mode               |
| P0:0x8e | ACC_mode1      | 3 | 0x00 | RW  | [2] buf cal mode                   |
|         |                |   |      |     | [1] skip_mode 1 is 1/16            |
|         |                |   |      | 67/ | [0] use buf parameter cal exp_gain |
| P0:0x8f | ACC_mode2      | 6 | 0x12 | RW  | [5:4] FIR                          |
|         |                |   |      |     | 00: no filter for Y                |
|         |                |   |      |     | 01: 2 FIR                          |
|         | NNO            | ) |      |     | 10: 4 FIR                          |
|         |                |   |      |     | [3:0] luma select                  |
| P0:0x90 | Crop_win_mod   | 1 | 0x00 | RW  | [7:1] NA                           |
| UM      | e              |   |      |     | [0] Crop out win mode              |
| P0:0x91 | out_win_y1[9:  | 2 | 0x00 | RW  | [7:2] NA                           |
|         | 8]             |   |      |     | [1:0] Crop _win_y1[9:8]            |
| P0:0x92 | out_win_y1[7:  | 8 | 0x00 | RW  | Crop _win_y1[7:0]                  |
|         | 0]             |   |      |     |                                    |
| P0:0x93 | out_win_x1[10  | 3 | 0x00 | RW  | [7:3] NA                           |
|         | :8]            |   |      |     | [2:0] Crop _win_x1[10:8]           |
| P0:0x94 | out_win_x1[7:  | 8 | 0x00 | RW  | Crop _win_x1[7:0]                  |
|         | 0]             |   |      |     |                                    |
| P0:0x95 | out_win_heigh  | 2 | 0x02 | RW  | [7:2] NA                           |
|         | t[9:8]         |   |      |     | [1:0] Out window height[9:8]       |
| P0:0x96 | out_win_heigh  | 8 | 0xd0 | RW  | Out window height[7:0]             |
|         | t[7:0]         |   |      |     |                                    |
| P0:0x97 | out_win_width  | 3 | 0x05 | RW  | [7:3] NA                           |
|         | [10:8]         |   |      |     | [2:0] Out window width[10:8]       |
| P0:0x98 | out_win_width  | 8 | 0x00 | RW  | Out window width[7:0]              |
|         | [7:0]          |   |      |     |                                    |
| P0:0x99 | CTL_data_is_r  | 7 | 0x00 | RW  | CTL_data_is_real_start             |
|         | eal_start      | ) |      |     |                                    |
| P0:0x9a | CTL_data_is_r  | 3 | 0x05 | RW  | CTL_data_is_real_width             |
| 1111    | eal_width[10:8 |   |      |     |                                    |
| 34.     | )              |   |      |     |                                    |
| P0:0x9b | CTL_data_is_r  | 8 | 0x10 | RW  | CTL_data_is_real_width             |
|         | eal_width[7:0] |   |      |     |                                    |
| P0:0xee | Y_avg_filter   | 8 |      | RO  | Y_avg_filter                       |
| P0:0xef | luma_value[15  | 8 |      | RO  | [7:0]luma_value[15:8]              |
|         | :8]            |   |      |     |                                    |

GC1004DataSheet **26 / 31** 



| out_bt656_mo | 8                                                                                                                      | 0x00                                                                                                                                           | RW                                                                                                                                                                                  | out_bt656_mode                                                                                                                                                                                              |
|--------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| de           |                                                                                                                        |                                                                                                                                                |                                                                                                                                                                                     |                                                                                                                                                                                                             |
| BT656 FS OD  | 8                                                                                                                      | 0xab                                                                                                                                           | RW                                                                                                                                                                                  | BT656_FS_ODD                                                                                                                                                                                                |
| D            |                                                                                                                        |                                                                                                                                                |                                                                                                                                                                                     |                                                                                                                                                                                                             |
| BT656_FE_OD  | 8                                                                                                                      | 0xb6                                                                                                                                           | RW                                                                                                                                                                                  | BT656_FE_ODD                                                                                                                                                                                                |
| D            |                                                                                                                        |                                                                                                                                                |                                                                                                                                                                                     |                                                                                                                                                                                                             |
| BT656_HS_OD  | 8                                                                                                                      | 0x80                                                                                                                                           | RW                                                                                                                                                                                  | BT656_HS_ODD                                                                                                                                                                                                |
| D            |                                                                                                                        |                                                                                                                                                |                                                                                                                                                                                     |                                                                                                                                                                                                             |
| BT656_HE_OD  | 8                                                                                                                      | 0x9d                                                                                                                                           | RW                                                                                                                                                                                  | BT656_HE_ODD                                                                                                                                                                                                |
| D            |                                                                                                                        |                                                                                                                                                |                                                                                                                                                                                     | 9.                                                                                                                                                                                                          |
| BT656_FS_EV  | 8                                                                                                                      | 0xec                                                                                                                                           | RW                                                                                                                                                                                  | BT656_FS_EVEN                                                                                                                                                                                               |
| EN           |                                                                                                                        |                                                                                                                                                |                                                                                                                                                                                     |                                                                                                                                                                                                             |
| BT656_FE_EV  | 8                                                                                                                      | 0xf1                                                                                                                                           | RW                                                                                                                                                                                  | BT656_FE_EVEN                                                                                                                                                                                               |
| EN           |                                                                                                                        |                                                                                                                                                |                                                                                                                                                                                     |                                                                                                                                                                                                             |
| BT656_HS_EV  | 8                                                                                                                      | 0xc7                                                                                                                                           | RW                                                                                                                                                                                  | BT656_HS_EVEN                                                                                                                                                                                               |
| EN           |                                                                                                                        |                                                                                                                                                |                                                                                                                                                                                     |                                                                                                                                                                                                             |
| BT656_HE_EV  | 8                                                                                                                      | 0xda                                                                                                                                           | RW                                                                                                                                                                                  | BT656_HE_EVEN                                                                                                                                                                                               |
| EN           |                                                                                                                        |                                                                                                                                                |                                                                                                                                                                                     |                                                                                                                                                                                                             |
|              | de BT656_FS_OD D BT656_FE_OD D BT656_HS_OD D BT656_HE_OD D BT656_FS_EV EN BT656_FE_EV EN BT656_HS_EV EN BT656_HS_EV EN | de  BT656_FS_OD 8 D  BT656_FE_OD 8 D  BT656_HS_OD 8 D  BT656_HE_OD 8 D  BT656_FS_EV 8 EN  BT656_FE_EV 8 EN  BT656_HS_EV 8 EN  BT656_HS_EV 8 EN | de  BT656_FS_OD 8 0xab D  BT656_FE_OD 8 0xb6 D  BT656_HS_OD 8 0x80 D  BT656_HE_OD 8 0x9d D  BT656_FS_EV 8 0xec EN  BT656_FE_EV 8 0xf1 EN  BT656_HS_EV 8 0xc7 EN  BT656_HE_EV 8 0xda | de  BT656_FS_OD 8 0xab RW D  BT656_FE_OD 8 0xb6 RW D  BT656_HS_OD 8 0x80 RW D  BT656_HE_OD 8 0x9d RW D  BT656_FS_EV 8 0xec RW EN  BT656_FE_EV 8 0xf1 RW EN  BT656_HS_EV 8 0xc7 RW EN  BT656_HE_EV 8 0xda RW |

#### **BLK**

| Address  | Name           | Width | Default | R/W | Description                 |
|----------|----------------|-------|---------|-----|-----------------------------|
|          |                |       | Value   |     |                             |
| P0:0x40  | Blk_mode1      | 8     | 0xab    | RW  | [7] not smooth              |
|          |                |       |         |     | [6:4] BLK_smooth_speed      |
|          |                |       |         |     | [3] BLK after gain          |
|          |                |       |         |     | [2] NA                      |
|          |                |       |         |     | [1] dark_current_en         |
|          |                |       |         |     | [0] offset_en               |
| P0:0x41  | BLK_mode2      | 7     | 0x85    | RW  | [7] NA                      |
|          | 4.0            |       | 21      |     | [6] various th mode         |
|          | -13/17         |       |         |     | [5:3] blooming mode         |
| 1        | NNN            | 5     |         |     | [2:1] current limit ratio   |
|          | $DV_{i}$       |       |         |     | [0] dark dd disable         |
| P0:0x42  | BLK_limit_valu | 8     | 0xff    | RW  | low align 11bits            |
| 1112     | e              |       |         |     |                             |
| P0:0x44- | Current_offset | 8     |         | RO  | current _offset[7:0]        |
| 0x4b     | [7:0]          |       |         |     |                             |
| P0:0x4d  | dark_current_  | 8     |         | RO  | dark_current_exp_rated_flop |
|          | exp_rated_flop |       |         |     |                             |
| P0:0x4e  | BLK_select_ro  | 8     | 0x00    | RW  | BLK_select_row_bits[15:8]   |
|          | w_bits[15:8]   |       |         |     |                             |

GC1004DataSheet 27 / 31



| P0:0x4f  | BLK_select_ro   | 8  | 0x3c | RW | BLK_select_row_bits[7:0]   |
|----------|-----------------|----|------|----|----------------------------|
|          | w_bits[7:0]     |    |      |    |                            |
| P0:0x54- | current_dark_c  | 8  |      | RO | currentt_dark_current[7:0] |
| 0x5b     | urrent[7:0]     |    |      |    |                            |
| P0:0x5c  | exp_rate_dark   | 8  | 0x04 | RO | low8 of 0.12               |
|          | c[7:0]          |    |      |    |                            |
| P0:0x5e  | offset_ratio    | 6  | 0x18 | RW | offset_ratio               |
| P0:0x66  | dark_current_r  | 6  | 0x20 | RW | dark_current_ratio         |
|          | atio            |    |      |    |                            |
| P0:0x6a  | manual_G1_od    | 6  | 0x00 | RW | manual_G1_odd_offset       |
|          | d_offset        | JK |      |    | S5, low align to 11        |
| P0:0x6b  | manual_G1_ev    | 6  | 0x00 | RW | manual_G1_even_offset      |
|          | en_offset       |    |      |    | S5, low align to 11        |
| P0:0x6c  | manual_R1_od    | 6  | 0x00 | RW | manual_R1_odd_offset       |
|          | d_offset        |    |      |    | S5, low align to 11        |
| P0:0x6d  | manual_R1_ev    | 6  | 0x00 | RW | manual_R1_even_offset      |
|          | en_offset       |    |      |    | S5, low align to 11        |
| P0:0x6e  | manual_B2_od    | 6  | 0x00 | RW | manual_B2_odd_offset       |
|          | d_offset        |    |      |    | S5, low align to 11        |
| P0:0x6f  | manual_B2_ev    | 6  | 0x00 | RW | manual_B2_even_offset      |
|          | en_offset       |    |      |    | S5, low align to 11        |
| P0:0x70  | manual_G2_od    | 6  | 0x00 | RW | manual_G2_odd_offset       |
|          | d_offset        |    |      |    | S5, low align to 11        |
| P0:0x71  | manual_G2_ev    | 6  | 0x00 | RW | manual_G2_even_offset      |
|          | en_offset       |    |      |    | S5, low align to 11        |
| P0:0x72  | Reserved        | 8  | 0xf2 | RW | Reserved                   |
| P0:0x73  | Reserved        | 8  | 0x10 | RW | Reserved                   |
| P0:0x74  | Reserved        | 8  | 0x10 | RW | Reserved                   |
| P0:0x75  | Reserved        | 8  | 0x00 | RW | Reserved                   |
| P0:0x76  | Reserved        | 4  | 0x00 | RW | Reserved                   |
| P0:0xc4- | current_offset[ | 3  | 21   | RO | current_offset[10:8]       |
| 0xcb     | 10:8]           |    |      |    |                            |
| P0:0xd4- | current_dark_c  | 3  |      | RO | current_dark_current[10:8] |
| 0xdb     | urrent[10:8]    |    |      |    |                            |

#### **GLOBAL/PRE/POSTGAIN**

| Address | Name                    | Width | Default | R/W | Description          |
|---------|-------------------------|-------|---------|-----|----------------------|
|         |                         |       | Value   |     |                      |
|         | channel_gain_<br>G1_odd | 8     | 0x80    | RW  | G1 odd Channel gain  |
| P0:0xa4 | channel_gain_           | 8     | 0x80    | RW  | G1 even Channel gain |

GC1004DataSheet 28 / 31



|         | G1_even       |    |      |    |                         |
|---------|---------------|----|------|----|-------------------------|
| P0:0xa5 | channel_gain_ | 8  | 0x80 | RW | R1 odd Channel gain     |
|         | R1_odd        |    |      |    |                         |
| P0:0xa6 | channel_gain_ | 8  | 0x80 | RW | R1 even Channel gain    |
|         | R1_even       |    |      |    |                         |
| P0:0xa7 | channel_gain_ | 8  | 0x80 | RW | B2 odd channel gain     |
|         | B2_odd        |    |      |    |                         |
| P0:0xa8 | channel_gain_ | 8  | 0x80 | RW | B2 even channel gain    |
|         | B2_even       |    |      |    |                         |
| P0:0xa9 | channel_gain_ | 8  | 0x80 | RW | G2 odd channel gain     |
|         | G2_odd        | JK |      |    |                         |
| P0:0xaa | channel_gain_ | 8  | 0x80 | RW | G2 even channel gain    |
|         | G2_even       |    |      |    |                         |
| P0:0xb0 | global_gain   | 8  | 0x40 | RW | Global gain             |
| P0:0xb1 | bauto_pregain | 4  | 0x01 | RW | [7:4] NA                |
|         | [9:6]         |    |      |    | [3:0] Auto_pregain[9:6] |
| P0:0xb2 | auto_pregain[ | 8  | 0x00 | RW | [7:2] Auto_pregain[5:0] |
|         | 5:0]          |    |      |    | [1:0] NA                |
| P0:0xb3 | AWB_R_gain    | 8  | 0x40 | RW | AWB_R_gain              |
| P0:0xb4 | AWB_G_gain    | 8  | 0x40 | RW | AWB_G_gain              |
| P0:0xb5 | AWB_B_gain    | 8  | 0x40 | RW | AWB_B_gain              |
| P0:0xb6 | Analog_gain   | 4  | 0x00 | RW | [7:4] NA                |
|         |               |    |      |    | [3:0] Analog_gain       |
| P0:0xb7 | buf_freq_div2 | 1  | 0x00 | RW | [7:1] NA                |
|         |               |    |      |    | [0] freq_div2           |

#### **DARK SUN CORRECTION**

| Address | Name        | Width | Default | R/W | Description        |
|---------|-------------|-------|---------|-----|--------------------|
|         |             |       | Value   |     |                    |
| P2:0x40 | dark_sun_en | 8     | 0xb7    | RW  | [7] darksun enable |
|         |             | 10    |         |     | [6:0] NA           |
| P2:0x41 | Reserved    | 8     | 0xf0    | RW  | Reserved           |
| P2:0x42 | Reserved    | 6     | 0x35    | RW  | Reserved           |
| P2:0x43 | Reserved    | 8     | 0x99    | RW  | Reserved           |
| P2:0x44 | Reserved    | 8     | 0xb0    | RW  | Reserved           |
| P2:0x45 | Reserved    | 8     | 0x14    | RW  | Reserved           |
| P2:0x46 | Reserved    | 8     | 0x0f    | RW  | Reserved           |
| P2:0x47 | Reserved    | 8     | 0xff    | RW  | Reserved           |
| P2:0x48 | Reserved    | 4     | Ox00    | RW  | Reserved           |
| P2:0x49 | Reserved    | 6     | 0x03    | RW  | Reserved           |

GC1004DataSheet 29 / 31



#### DD

| Address | Name                  | Width | Default<br>Value | R/W | Description                |
|---------|-----------------------|-------|------------------|-----|----------------------------|
| P2:0x80 | DD_mode_en            | 8     | 0x02             | RW  | DD_mode_en                 |
|         | DD_dark_brig<br>ht_TH | 8     | 0x05             | RW  | DD_dark_bright_TH          |
| P2:0x82 | DD_flat_TH            | 8     | 0x86             | RW  | dd th subtract             |
| P2:0x83 | DD_limit              | 8     | 0xf2             | RW  | [7:4] DD limit             |
|         | DD_max_V_m            |       |                  |     | [3:2] DD_max_V_mode        |
|         | ode                   | Oi    |                  |     | [1:0] DD_ratio             |
| . N     | DD_ratio              |       |                  |     |                            |
| P2:0x84 | DD_is_bright_         | 8     | 0x33             | RW  | [7:0] DD_is_bright_dark_th |
|         | dark_th               |       |                  |     |                            |
| P2:0x85 | DD_on_edge_           | 8     | 0x33             | RW  | DD_on_edge_th              |
|         | th                    |       |                  |     |                            |
| P2:0x86 | Reserved              | 8     | 0xaa             | RW  | Reserved                   |
| P2:0x87 | Reserved              | 8     | 0x8a             | RW  | Reserved                   |
| P2:0x88 | DD_luma_val           | 8     | 0x40             | RW  | [7:0] DD_luma_value_dd_th2 |
|         | ue_dd_th2             |       |                  |     |                            |
| P2:0x89 | DD_luma_val           | 8     | 0x30             | RW  | [7:0] DD_luma_value_dd_th3 |
|         | ue_dd_th3             |       |                  |     |                            |
| P2:0x8a | DD_luma_val           | 8     | 0x20             | RW  | [7:0] DD_luma_value_dd_th4 |
|         | ue_dd_th4             |       |                  |     |                            |
| P2:0x8b | auto_dd_en            | 1     | 0x00             | RW  | [0] auto_dd_en             |

#### **ASDE**

| Address | Name         | Width | Default | R/W | Description                   |
|---------|--------------|-------|---------|-----|-------------------------------|
|         | .10          |       | Value   |     | •                             |
| P2:0xa0 | ASDE_low_lu  | 8     | 0x20    | RW  | ASDE_low_luma_value_DD_th     |
|         | ma_value_DD  |       |         |     |                               |
|         | _th          |       |         |     |                               |
| P2:0xa1 | ASDE_low_lu  | 8     | 0x20    | RW  | ASDE_low_luma_value_OT_th     |
|         | ma_value_OT  |       |         |     |                               |
|         | _th          |       |         |     |                               |
| P2:0xa2 | ASDE_DD_bri  | 8     | 0x5f    | RW  | [7:4] ASDE_DD_bright_th_slope |
|         | ght_th_slope |       |         |     | [3:0] ASDE_DD_limit_slope     |
|         | ASDE_DD_limi |       |         |     |                               |
|         | t_slope      |       |         |     |                               |

GC1004DataSheet 30 / 31



| P2:0xa4 | ASDE_dark_of<br>fset_slope | 4      | 0x08  | RW | [3:0] ASDE_dark_offset_slope |
|---------|----------------------------|--------|-------|----|------------------------------|
|         |                            |        |       |    | -INFINITIA                   |
| Revisi  | ion Histor                 | y      |       |    |                              |
| Version | V1.0 20                    | 014.02 | .14   |    | 7/1.                         |
|         | > Docum                    | ent Re | lease |    |                              |

# **Revision History**

GC1004DataSheet 31 / 31

GALAXYCORE CONFIDENTIAL